Design of a Linear Floating Active Resistor with Low Temperature Coefficient
This paper presents the design and implementation of a linear, stable, low-power and PVT insensitive floating active resistor, which is realized using TSMC 40 nm CMOS process technology. By incorporating the automatic tuning circuit, this work has achieved improved performance metrics, which include...
Saved in:
Main Authors: | , |
---|---|
Format: | Article |
Language: | English |
Published: |
MDPI AG
2025-04-01
|
Series: | Chips |
Subjects: | |
Online Access: | https://www.mdpi.com/2674-0729/4/2/18 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|