Performance Estimation of Low Power and Area-Efficient Parallel Pipelined FFT
We present a novel parallel and pipelined fast Fourier transform (FFT) architecture for high-speed and low-power applications, a critical component in wireless communications and digital signal processors. The new FFT model implements a data-inverted Vedic multiplier in the FFT architecture, which r...
Saved in:
Main Authors: | Surya P, Arunachalaperumal C, Dhilipkumar S |
---|---|
Format: | Article |
Language: | English |
Published: |
Sciendo
2025-06-01
|
Series: | Measurement Science Review |
Subjects: | |
Online Access: | https://doi.org/10.2478/msr-2025-0016 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Method for synthesizing a logic element that implements several functions simultaneously
by: S. I. Sovetov, et al.
Published: (2023-06-01) -
The FFT, fundamentals and concepts /
by: Ramirez, Robert W., 1944-
Published: (1985) -
Experimental Research on Adaptive 128/64QAM DFT-Spread IFFT/FFT Size Efficient OFDM With a High SE in VLLC System
by: Qinghui Chen, et al.
Published: (2017-01-01) -
Experimentally Constrained Mechanistic and Data-Driven Models for Simulating NMDA Receptor Dynamics
by: Duy-Tan J. Pham, et al.
Published: (2025-07-01) -
Various anti-fuse structures for field programmable gate arrays and programmable read-only memories
by: V. A. Petrovich, et al.
Published: (2019-06-01)