Sub-Threshold All-Digital DLL for Clock Generation of SAR ADC
This paper presents a sub-threshold all-digital delay-locked loop (DLL) for the generation of the timing signals of low-power low-data-rate successive approximation register analog-to-digital converters. The delay line of the DLL consists of a set of cascaded static inverters with its large per-stag...
Saved in:
Main Authors: | Wenhao Wu, Fei Yuan, Yushi Zhou |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2025-01-01
|
Series: | IEEE Open Journal of Circuits and Systems |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/11106517/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
A Comparative Study of Dynamic Comparators for Low-Power Successive Approximation ADC
by: Fei Yuan
Published: (2025-01-01) -
A 1.8-V 95.8-dB SNDR Incremental Delta-Sigma ADC With Analog Noise Reduction Techniques for Sensor ROIC
by: Juncheol Kim, et al.
Published: (2025-01-01) -
eSampling: Energy harvesting ADCs
by: Neha Jain, et al.
Published: (2025-09-01) -
A user's handbook of D/A and A/D converters /
by: Hnatek, Eugene R.
Published: (1976) -
Analog-to-digital and digital-to-analog conversion techniques /
by: Hoeschele, David F.
Published: (1994)