Comparative analysis of adders hardware implementation on FPGA
In this work we considered two types of adders for addition of two binary numbers implementation: carry propagate adders and parallel-prefix adders. In this article simulation on FPGA for both architectures and their comparative analysis is made. Simulation results for 4, 8, 16 and 32-bits circuits...
Saved in:
Main Authors: | Nikolay Ivanovich Chervyakov, Pavel Alekseyevich Lyakhov, Maria Vasilevna Valueva, O. V. Krivolapova |
---|---|
Format: | Article |
Language: | Russian |
Published: |
North-Caucasus Federal University
2022-09-01
|
Series: | Наука. Инновации. Технологии |
Subjects: | |
Online Access: | https://scienceit.elpub.ru/jour/article/view/300 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Towards Fast Implementation of Complex RNS Components on FPGAs
by: Sabbagh Molahosseini Amir, et al.
Published: (2022-09-01) -
The adder /
by: Stafford, Peter
Published: (1987) -
An efficient method of modulo adder design for Digital Signal Processing applications
by: Subodh Kumar Singhal, et al.
Published: (2025-06-01) -
CNTFET Based Pseudo Ternary Adder Design and Simulation
by: Mousa Yousefi, et al.
Published: (2022-12-01) -
HIGH-SPEED MULTIPLIER DESIGN BASED ON AN OPTIMIZED PARALLEL PREFIX TREE ARCHITECTURE
by: D. V. N. Bharathi, et al.
Published: (2025-06-01)